| Course/Branch : B.E/ECE | Year / Semester : IV/ VII | Format<br>No. | NAC/TLP-07a.13 | |-------------------------|---------------------------------------------------|---------------|----------------| | Subject Code : EC8791 | Subject Name : Embedded and Real Time<br>Systems | Rev. No. | 02 | | Unit No : 1 | Unit Name: Introduction to Embedded system Design | Date | 30.09.2020 | | C | OBJECTIVE TITE QUESTION DANK | | | |-----------|---------------------------------------------------------------------------------------------|-----|--| | S.<br>No. | Objective Questions (MCQ /True or False / Fill up with Choices ) | BTL | | | | Which of the following allows the reuse of the software and the hardware components? | | | | 1 | a) platform based design | | | | _ | b) memory design | L2 | | | | c) peripheral design | | | | | d) input design | | | | | Which of the following is the design in which both the hardware and software are considered | | | | | during the design? | | | | 2 | a) platform based design | L2 | | | 2 | b) memory based design | | | | | c) software/hardware codesign | | | | | d) peripheral design | | | | | What does API stand for? | | | | | | | | | | | | | | 3 | a) address programming interface | L4 | | | | b) application programming interface | | | | | c) accessing peripheral through interface | | | | | d) address programming interface | | | | | Which activity is concerned with identifying the task at the final embedded systems? | | | | | a) high level transformation | | | | 4 | a) high-level transformation | L5 | | | | b) compilation c) scheduling | | | | | d) task-level concurrency management | | | | | Which of the following is a process of analyzing the set of possible designs? | | | | | and so at home and an included | | | | | | | | | 5 | a) design space exploration | L1 | | | | b) scheduling | | | | | c) compilation | | | | | d) hardware/software partitioning | | | | | Which of the following is a meet-in-the-middle approach? | | | | | | | | | 6 | a) peripheral based design | L1 | | | U | b) platform based design | LI | | | | c) memory based design | | | | | d) processor design | | | | | a, processor acissis | 1 | | | Course/Branch : B.E/ECE | Year / Semester : IV/ VII | Format<br>No. | NAC/TLP-07a.13 | |-------------------------|---------------------------------------------------|---------------|----------------| | Subject Code : EC8791 | Subject Name : Embedded and Real Time<br>Systems | Rev. No. | 02 | | <b>Unit No</b> : 1 | Unit Name: Introduction to Embedded system Design | Date | 30.09.2020 | | Embedded systems applications typically involve processing information as | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | 7 A. Distance B. Signals C. Block level D. Logical volumes | L2 | | Which microcontrollers are adopted for designing medium scale embedded systems? a. 8-bit b. 16-bit to 32-bit c. 64-bit d. All of the above | L1 | | How are the instructions executed in DSP Processors? a. In Parallel manner b. In Sequential manner c. Both a and b d. None of the above | L1 | | Which status flag in x86 family is used to enable or disable the interrupt especially when the Pentium processor operates in the virtual mode? 10 a. ID b. VIP c. VIF d. AC | L3 | | Which control register in x86 family is reserved for future use and generally not adopted for current implementation? 11 a. CR0 b. CR1 c. CR2 d. CR4 | L2 | | Which type of non-privileged processor mode is entered due to raising of high priority of an interrupt? 12 a. User mode b. Fast Interrupt Mode (FIQ) c. Interrupt Mode (IRQ) d. Supervisor Mode (SVC) | L3 | | At an active HIGH reset pin of 8051 microcontroller, for how many machine cycles should the positive going pulse be provided, if the power is switched ON? a. only one | L1 | | | ge <b>2</b> of <b>5</b> | | Course/Branch : B.E/ECE | Year / Semester : IV/ VII | Format<br>No. | NAC/TLP-07a.13 | |-------------------------|---------------------------------------------------|---------------|----------------| | Subject Code : EC8791 | Subject Name : Embedded and Real Time<br>Systems | Rev. No. | 02 | | <b>Unit No</b> : 1 | Unit Name: Introduction to Embedded system Design | Date | 30.09.2020 | | | OBJECTIVE TYPE QUESTION BANK | | |----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | b. two | | | | c. three | | | | d. four | | | | | | | | Which is the first microcontroller? | | | | a) 8051 | | | 14 | b) Arm | L1 | | | c) TMS1000 | | | | d) Intel 4004 | | | | What does CCR stand for? | | | | | | | | | | | 15 | a) Condition code register | L2 | | | b) Computing code register | | | | c) Complex code register | | | | d) Code control register | | | | In the below diagram, identify the register of MC68HC05 | | | | | | | | | | | | | T 0 | | 16 | Laurent Strellence for Empowerment | L3 | | | a) CCR<br>b) PC | | | | c) SP | | | | d) IV | | | | Which of the following can be a paired set of 16-bit register? | | | | The second secon | | | | a) CD | | | 17 | a) CD | L1 | | | b) HL | | | | c) AB<br>d) EH | | | | Which signal is used to differentiates the access from a normal memory cycle? | | | | which signal is used to differentiates the access from a normal memory cycle. | | | | | | | 18 | a) HALT | L5 | | | b) RESET | | | | c) MREQ | | | | d) IORQ | | | | What is CISC? | | | 19 | | L1 | | | | | | | a) Computing instruction set complex | | | Course/Branch : B.E/ECE | Year / Semester : IV/ VII | Format<br>No. | NAC/TLP-07a.13 | |-------------------------|---------------------------------------------------|---------------|----------------| | Subject Code : EC8791 | Subject Name : Embedded and Real Time<br>Systems | Rev. No. | 02 | | Unit No : 1 | Unit Name: Introduction to Embedded system Design | Date | 30.09.2020 | | b) Complex instruction set computing | | |-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | c) Complimentary instruction set computing | | | d) Complex instruction set complementary | | | | | | | | | | | | a) Volatile memory | L1 | | b) Nonvolatile memory | | | c) RAM | | | d) SRAM | | | Name a volatile memory. | | | | | | | | | a) RAM | L2 | | b) EPROM | | | c) ROM | | | d) EEPROM | | | How an embedded system communicate with the outside world? | | | | | | | | | a) Peripherals | L1 | | b) Memory | | | c) Input | | | d) Output | | | Which of the following are external pins whose logic state can be controlled by the processor | | | to either be a logic zero or logic one is known as | | | Manat nataswatti nniiede ni | | | E . DE L | L1 | | a) Analogue value | LI | | b) Display values | | | c) Binary values | | | d) Time derived digital outputs | | | Which are the 4 general purposes 16 bit register in Intel 80286? | | | | | | | | | a) CS,DS,SS,ES | L3 | | b) AX,BX,CX,DX | | | c) IP,FL,DI,SI | | | d) DI,SI,BP,SP | | | How is expanded memory accessed in 80286? | | | a) Paging | L2 | | b) Interleaving | | | c) RAM | | | | c) Complimentary instruction set computing d) Complex instruction set complementary It retains its content when power is removed. What type of memory is this? a) Volatile memory b) Nonvolatile memory c) RAM d) SRAM Name a volatile memory. a) RAM b) EPROM c) ROM d) EEPROM How an embedded system communicate with the outside world? a) Peripherals b) Memory c) Input d) Output Which of the following are external pins whose logic state can be controlled by the processor to either be a logic zero or logic one is known as a) Analogue value b) Display values c) Binary values d) Time derived digital outputs Which are the 4 general purposes 16 bit register in Intel 80286? a) CS,DS,SS,ES b) AX,BX,CX,DX c) IP,FL,DI,SI d) DI,SI,BP,SP How is expanded memory accessed in 80286? a) Paging | | Course/Branch : B.E/ECE | Year / Semester : IV/ VII | Format<br>No. | NAC/TLP-07a.13 | |-------------------------|---------------------------------------------------|---------------|----------------| | Subject Code : EC8791 | Subject Name : Embedded and Real Time<br>Systems | Rev. No. | 02 | | Unit No : 1 | Unit Name: Introduction to Embedded system Design | Date | 30.09.2020 | | | d) External storage | | |----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | Which are the two register available in the protected mode of 80286? | | | | | | | 26 | a) General and segmented | L2 | | | b) General and pointer | | | | c) Index and base pointer | | | | d) Index and segmented | | | | What kind of support does 80286 access in protected mode? | | | | | | | | | | | 27 | a) Real mode | L5 | | | b) Address access c) Data access | | | | d) Virtual memory | | | | Which of the following processor possess memory management? | | | | man of the following processor possess memory management. | | | | | | | 28 | a) 8086 | L2 | | | b) 8088 | | | | c) 80286 | | | | d) 8051 | | | | Which is the interrupt vector that functions as invalid opcode? | | | | Manager Community Participation of | | | 29 | a) 9 NEUE SWEET SW | L1 | | | b) 8 | | | | c) 7<br>d) 6 | | | | (L) ( | | | | Which of the following possess the same set of instructions? | | | | | | | 30 | a) 8088 and 80286 | L1 | | 30 | a) 8088 and 80286 | LI | | | c) 8051 and 8088 | | | | d) 8051 and 8086 | | | | | |